# **Data Sheet**

| Type Description : | Power Supply Supervisor With<br>LLC Control Function |
|--------------------|------------------------------------------------------|
| Product Name :     | EST.9001A                                            |
| Reversion :        | V1.5                                                 |
| Reversion Date :   | Jan, 2016                                            |
| Page :             | 12 Pages                                             |

EST.9001A

## Description

The EST9001A is designed with a LLC control circuit and a complete power supervisor using at the switched mode power supply.

It contains various supervisor functions, like under voltage protection, over voltage protection, power good output and power supply ON/OFF control.

UVP and OVP function is for +3.3V, +5V, +12V outputs and PG is a power good signal to inform external device. PSONB controls the SMPS ON/OFF.

The LLC function controls the frequency of main power by the different load consumption.

## FEATURE

- 3-channel under voltage protection (UVP)
- 3-channel over voltage protection (OVP)
- 1-channel extra protection (PT)
- 1-channel sense input to control the PG (DET)
- SMPS on/off control function (PSONB)
- Dual output for Driver operation (OP1/OP2)
- Enable/Disable PFC function operation (PFCB)
- VDD under voltage lockout
- 20-Pin package
- Pb-free Package are available

## **ORDERING INFORMATION**

| ORDER NUMBER | Package          | Shipping    | Top Marking |
|--------------|------------------|-------------|-------------|
| EST.9001AS   | SOP-20(Pb-free)  | Tape & Reel | EST9001AS   |
| EST.9001AS   | SSOP-20(Pb-free) | Tape & Reel | EST9001AR   |
|              |                  |             |             |

## **REFERENCE APPLICATION CIRCUIT**









SOP-20L

SSOP-20L





## Control Fun

| DINI | DECODIDITION |
|------|--------------|
|      |              |
|      |              |

| Pin | Symbol | Туре | Function                                                                                                      |  |  |
|-----|--------|------|---------------------------------------------------------------------------------------------------------------|--|--|
| 1   | FDBKI  | I    | Amplifier FDBK input                                                                                          |  |  |
| 2   | FDBKO  | 0    | Amplifier FDBK output                                                                                         |  |  |
| 3   | INTO   | 0    | Amplifier INT output                                                                                          |  |  |
| 4   | INTN   | I    | Amplifier INT input                                                                                           |  |  |
| 5   | RESV   | -    | Reserve                                                                                                       |  |  |
| 6   | PT     |      | Protection signal input                                                                                       |  |  |
| 7   | VREF   | -    | Reserve                                                                                                       |  |  |
| 8   | SSCAP  | 0    | Set by an external capacitor connected to GND                                                                 |  |  |
| 9   | PG     | 0    | Power good signal                                                                                             |  |  |
| 10  | DET    | I    | Sense signal input                                                                                            |  |  |
| 11  | VDD    | -    | Supply voltage                                                                                                |  |  |
| 12  | V33    |      | OVP, UVP for +3.3V                                                                                            |  |  |
| 13  | V5     | I    | OVP, UVP for +5V                                                                                              |  |  |
| 14  | V12    |      | OVP, UVP for +12V                                                                                             |  |  |
| 15  | PSONB  |      | Remote ON/OFF control                                                                                         |  |  |
| 16  | RT     | 0    | Frequency set by an external resistor connected to GND                                                        |  |  |
| 17  | OP2    | 0    | Primary side Driver2 output                                                                                   |  |  |
| 18  | OP1    | 0    | Primary side Driver1 output                                                                                   |  |  |
| 19  | GND    | -    | Ground                                                                                                        |  |  |
| 20  | PFCB   | 0    | Active low signal to Enable/Disable PFC function operation, the delay time from PSONB to PFCB is set by SSCAP |  |  |

## FUNCTION BLOCK DIAGRAM



\*Note-1: In some application circuits, adding a resistor in series with the PSONB pin could reduce the noise spike and avoid the pin from damage

\*Note-2: EST reserves the right to make changes without notice to improve the function specification

# EST.9001A

# Power Supply Supervisor With LLC Control Function



# ABSOLUTE MAXIMUN RATINGS

|                             | PARAMETER                                     | MIN  | MAX | UNITS |
|-----------------------------|-----------------------------------------------|------|-----|-------|
| Supply Voltage              | VDD                                           | -0.3 | 7   | V     |
| Input Voltage               | V33,V5,V12,PT,FDBKI,INTI,PSONB,DET            | -0.3 | 7   | V     |
| Output Voltage              | RT,OP1,OP2,FDBKO,INTO,PSONB,SSCAP,PG,<br>PFCB | -0.3 | 7   | V     |
| Operating Temperature Range | To                                            | -20  | +85 | °C    |
| Storage Temperature Range   | Ts                                            | -65  | 150 | °C    |

# ELECTRICAL CHARACTERISTICS (For VDD=5V and Tj=25 °C)

| PARAMETER                                   |                 | CONDITIONS | MIN  | ТҮР  | MAX  | UNITS |  |
|---------------------------------------------|-----------------|------------|------|------|------|-------|--|
| Over Voltage Protection (OVP- V33, V5, V12) |                 |            |      |      |      |       |  |
|                                             | OV33            |            | 3.8  | 4.1  | 4.4  | V     |  |
| Over voltage threshold                      | OV5             |            | 5.8  | 6.2  | 6.6  | V     |  |
|                                             | OV12            |            | 4.4  | 4.6  | 4.9  | V     |  |
| Noise debounce time                         | Tg.ov           |            |      | 510  |      | us    |  |
| Under Voltage Protection (UV                | /P- V33,V5,V12) |            |      |      |      |       |  |
|                                             | UV33            |            | 1.7  | 1.9  | 2.2  | V     |  |
| Under voltage threshold                     | UV5             |            | 2.7  | 3.0  | 3.3  | V     |  |
|                                             | UV12            |            | 2.1  | 2.4  | 2.7  | V     |  |
| Noise debounce time                         | Tg.uv           |            |      | 110  |      | us    |  |
| SSCAP                                       |                 |            |      |      |      |       |  |
| Source current                              | Isscap          |            |      | 50   |      | uA    |  |
| VDD Under Voltage Lockout                   | (UVLO)          |            |      |      |      |       |  |
| Start-up voltage                            |                 |            |      | 4    |      | V     |  |
| PSONB *Note                                 |                 |            |      |      |      |       |  |
| High level input voltage                    | VIH             |            | 1.8  |      |      | V     |  |
| Low level input voltage                     | V <sub>IL</sub> |            |      |      | 0.7  | V     |  |
| PSONB input delay time                      | Td.on/off       |            |      | 40   |      | ms    |  |
| PSONB                                       |                 |            |      |      |      |       |  |
| Delay time                                  | Tpsonb.on/off   |            |      | 35   |      | ms    |  |
| PG, DET, PT, PFCB                           |                 |            |      |      |      |       |  |
| PG delay time from PSON                     | Td.pg           |            | 180  | 280  | 380  | ms    |  |
| DET over voltage threshold                  | Vdet.ov         |            | 2.75 | 3.0  | 3.25 | V     |  |
| PT under voltage threshold                  | Vpt.uv          |            | 2.75 | 3.0  | 3.25 | V     |  |
| RT                                          |                 |            |      |      |      |       |  |
| Source current                              | IRT             | RT=100 KΩ  |      | 12   |      | uA    |  |
| OP1, OP2                                    |                 |            |      |      |      |       |  |
| Push Pull output                            | Fosc            | RT=100 KΩ  |      | 40   |      | KHz   |  |
| INTN, INTO                                  |                 |            |      |      |      |       |  |
| INTP Internal voltage                       | Vintp           |            |      | 2.50 |      | V     |  |
| INTN input voltage                          | Vintn           |            | 0    |      | 5    | V     |  |
| FDBKI, FDBKO                                |                 |            |      |      |      |       |  |
| FDBKP Internal voltage                      | Vfdbkp          |            |      | 2.50 |      | V     |  |
| FDBKI input voltage                         | Vfdbki          |            | 0    |      | 5    | V     |  |
| VREF                                        |                 |            |      |      |      |       |  |
| Reference output voltage                    | VREF            |            |      | 3.50 |      | V     |  |
| Total Device                                |                 |            |      |      |      |       |  |
| Supply current                              | I <sub>CC</sub> | PSONB= 5V  |      | 4    |      | mA    |  |

\*Note: In some application circuits, adding a resistor in series with the PSONB pin could reduce the noise spike and avoid the pin from damage





## TIMING DIAGRAM

REMOTE ON/OFF & PG

When the PSON active, the output signals from OP1 & OP2 drive the coil and the V33, V5, V12 raise the voltage. If all of the V33, V5, V12 raise to the correct voltage level within the limited time, the PG will raise from low to high voltage level. This PG will inform the device, like PC motherboard, to initiate the system. If one of the voltage does not raise to the correct voltage level within the limited time, the PG will be at low voltage level. If the PSON active the power supply and initiate the system successfully, the EST9001A supervises all the output voltage continually. When the PSON disable the EST9001A at the high voltage level, the PG will be low level and the OP1 and OP2 raise to an always high level.



#### \*@ REMOTE ON

CH1(Y-PSON);CH2(G-PFCB);CH3(P-OP1);CH4(R-PG)



\*@ REMOTE OFF







## Oscillator

**EST.9001A** 

The OP1 and OP2 frequency is set by the external resistor connected from the PIN-6(RT) to GND. When the external resistor is  $100K\Omega$ , the output frequency at each of the OP1 and OP2 is about 40KHz. Change the resistor value of the VR connected at the RT, the different frequency can be got from the OP1 and OP2.





In general, the LLC frequency is changed by the load, the frequency range is about in the range of 20KHz to 250KHz.

For reference example, the frequency range is about from 22KHz to 245KHz. The frequency is 52.4KHz at 550W of the full load and 91.7KHz at 10W of the light load.

The frequency at different loads are listed as below for reference,

|          | 10W  | 20%(110W) | 50%(275W) | 70%(385W) | 100%(550W) |
|----------|------|-----------|-----------|-----------|------------|
| PWM(KHz) | 91.7 | 66.2      | 59.5      | 56.2      | 52.4       |









## **Protection function**

EST9001A has the supervision function that can support the OVP, UVP for the V33, V5, V12 protection functions. The PT can support the OPP function and the PG can be controlled by the DET check function



EST.9001A

# Power Supply Supervisor With LLC Control Function



1. PSON Turn ON(PSON=0) , Turn OFF(PSON=1) and PG



2. PSON VS. Under Voltage Protection Delay time



## PFCB

The PFCB can be used to inform the PFC circuit to work. The delay time between PSONB and the PFCB is determined by the external capacitor that connected from SSCAP to GND. The source current of the SSCAP is 50uA. When the SSCAP capacitor value is 0.1uF, the reference waveform and delay time is as below,

$$T = \frac{C * V}{I} = \frac{10^{-7} * 5}{50^{-6}} = 10ms$$

www.esthome.com







#### PSON Delay Time Waveform



CH1--- PSON; CH2 --- SS; CH3--- PG; CH4 --- OP1



CH1--- PSON; CH2 --- PFCB; CH3--- OP1; CH4 --- SS





PSON and PG Delay Time



CH1--- PSON; CH2 --- SS; CH3--- PG; CH4 --- OP1

## PG Open Drain Output



### **OP** amplifier feedback function

EST9001A build in the OP amplifiers for the power control functions. For example, the OP amplifier can be used as the output voltage feedback loop control to keep all the output voltage in stable voltage range at different load. Through the feedback control, the feedback voltage can be used to vary the OP1 and OP2 frequency by the change of load.

The feedback circuits can be done through the divided 12V voltage connected to the VFDBKI and the RT resistors circuit connected to the feedback loop.





## **OP amplifier OPP function**

The suggestive OPP circuit can be implemented as the circuit below. Connected a capacitor between the INTI and INTO can reduce the noise interference and PT will detect that.



## PWM and SR function in the power supply

Reference to the real power supply circuit that use EST9001A as the controller, the dead time between the OP1, OP2 and the SR is about 1us. The dead-time at the real power circuit should be designed carefully for the different load.





